SoC Design Engineer, Google Cloud

3 Hours ago • 2 Years + • Research & Development

About the job

Job Description

This SoC Design Engineer role at Google Cloud involves designing custom silicon solutions for direct-to-consumer products. The responsibilities include RTL design for data center accelerators, owning the architecture, design, and implementation of global communication buses, and integrating complex ASIC designs. Collaboration with cross-functional teams (Physical Design, Verification, Validation, Firmware) is crucial. The role also entails developing methodologies for a highly efficient design environment for all ASIC engineers. This involves designing RTL architecture for automated optimization and creating strategies for system segmentation to enable programmatic assembly of custom solutions.
Must have:
  • RTL coding (Verilog/SystemVerilog)
  • EDA tools experience (simulation, synthesis, power analysis)
  • SoC implementation standards and interfaces (e.g., AXI)
  • Digital design fundamentals
  • RTL design and implementation
Good to have:
  • Experience architecting RTL solutions
  • Design lead or technical management experience
  • Scripting languages (Tcl, Python, Perl)
  • Mentorship and guidance of a team
Perks:
  • bonus
  • equity
  • benefits
Not hearing back from companies?
Unlock the secrets to a successful job application and accelerate your journey to your next opportunity.

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
  • 2 years of experience with RTL coding using Verilog/SystemVerilog.
  • Experience with industry-standard EDA tools for simulation, synthesis, and power analysis.

Preferred qualifications:

  • Experience architecting RTL solutions employing software based construction, instantiation, customization and generation of RTL.
  • Experience with SOC implementation standards and interfaces (e.g. AXI).
  • Experience as a design lead or technical management of RTL engineers.
  • Experience with scripting languages (e.g., Tcl, Python or Perl).
  • Strong understanding of digital design fundamentals, including synchronous and asynchronous logic, state machines, and bus protocols.

About the job

Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role, you will join a team working on SoC-level RTL design for our data center accelerators. You'll own RTL, architecture, design, and implementation of global communication busses, and integration of complex ASIC designs. This is a cross-functional and central role that will require interactions with numerous ASIC development teams. You will own deliverables to the cross-functional teams (e.g., Physical Design, Verification, Validation, Firmware) at various project milestones. You will also be involved in defining and creating methodologies that enable a highly efficient design environment for all ASIC engineers.

Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

The US base salary range for this full-time position is $127,000-$187,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. The range displayed on each job posting reflects the minimum and maximum target salaries for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about .

Responsibilities

  • Develop strategies for system segmentation to enable programmatic assembly of custom solutions based off user design intent.
  • Design RTL architecture of system to allow for automated optimization of RTL performance, power, and area based off of solution requirements.
  • Provide mentorship and guidance for a team of 6 RTL designers.
  • Design and implement RTL code for various digital blocks, including control logic, and on-chip data paths.
  • Contribute to the development and improvement of design flows, tools, and methodologies.
View Full Job Description
$127.0K - $187.0K/yr (Outscal est.)
$157.0K/yr avg.
Worldwide

Add your resume

80%

Upload your resume, increase your shortlisting chances by 80%

About The Company

A problem isn't truly solved until it's solved for all. Googlers build products that help create opportunities for everyone, whether down the street or across the globe. Bring your insight, imagination and a healthy disregard for the impossible. Bring everything that makes you unique. Together, we can build for everyone.

View All Jobs

Get notified when new jobs are added by Google

Similar Jobs

AVER LLC - Informatica SME

AVER LLC, United States (Remote)

Trendyol - Senior Data Scientist - Discovery

Trendyol, Türkiye (Hybrid)

 Sagecor Solutions - Software Engineer 1 (IDN - 093)

Sagecor Solutions, United States (On-Site)

Barbaricum - Intelligence Operations Integrator

Barbaricum, United States (On-Site)

Warner Bros Discovery - Senior Analyst, Audience Insights

Warner Bros Discovery, Hong Kong (On-Site)

Onsemi - Staff Design Engineer

Onsemi, India (On-Site)

Onsemi - Staff Layout Engg

Onsemi, India (On-Site)

Intel Corporation - Senior Validation Engineer - Memory Coherency Fabric Systems

Intel Corporation, United States (Hybrid)

Cytiva - IT Validation Manager

Cytiva, India (On-Site)

Get notifed when new similar jobs are uploaded

Similar Skill Jobs

Luxoft - Regular Data Engineer

Luxoft, (Remote)

Mashgin - Senior Software Engineer, Product

Mashgin, United States (Hybrid)

Playrix - Lead C++ Software Engineer (Gameplay)

Playrix, Portugal (Remote)

Luxoft - Site Reliability Engineer

Luxoft, Singapore (On-Site)

Conga - Principal Software Engineer

Conga, India (Hybrid)

Apollo Global Management,  Inc  - Analyst- ISGI

Apollo Global Management, Inc , India (Hybrid)

Visa - Sr. Systems Engineer

Visa, United States (On-Site)

Get notifed when new similar jobs are uploaded

Research & Development Jobs

Intel Corporation - GPU AI Compute Architect

Intel Corporation, Ireland (Hybrid)

Fabric - Applied Cryptographer, ZKP Research

Fabric, United States (Remote)

Cirrus Logic - Summer Intern, Digital Design Engineer

Cirrus Logic, United States (On-Site)

Intel Corporation - Silicon Photonics Field Applications Engineer

Intel Corporation, United States (Hybrid)

Meta - Design Verification Engineer

Meta, United States (On-Site)

Samsung Semiconductor - Senior Staff Engineer, Performance Modeling

Samsung Semiconductor, United States (Hybrid)

Meta - Software Engineer, Machine Learning

Meta, United States (On-Site)

Get notifed when new similar jobs are uploaded